Hirdetés
- 8000 mAh-s aksi a Kínában most bemutatott Honor 500-akban
- December 17-én érkeznek az új OnePlus készülékek
- Erőpróbán a Samsung Galaxy A57, és úgy tűnik, visszatér az A70-es sorozat
- Akciófigyelő: Jelentős kedvezménnyel érhető el a Honor Magic V5
- AGM G3 Pro - ordít róla, hogy szofterfejlesztők kellenének
- Kompatibilis lett az Android Quick Share és az Apple AirDrop
- Samsung Galaxy S25 - végre van kicsi!
- Yettel topik
- Fotók, videók mobillal
- Xiaomi 15T - reakció nélkül nincs egyensúly
- Google Pixel topik
- Xiaomi 15T Pro - a téma nincs lezárva
- iPhone topik
- One mobilszolgáltatások
- Xiaomi 15 - kicsi telefon nagy energiával
Új hozzászólás Aktív témák
-
S_x96x_S
addikt
néha érdemes újraolvasgani ...
The microarchitecture of Intel, AMD and VIA CPUs
By Agner Fog. Technical University of Denmark.
Copyright © 1996 - 2020. Last updated 2020-03-08.https://www.agner.org/optimize/microarchitecture.pdf
22.3 The AMD Zen kernel
The Ryzen processor put AMD back in the game after they had lagged behind Intel for
several years. The Zen kernel has a throughput of five instructions per clock cycle, which is
the record so far. The throughput is particularly high for 128-bit vector code. The Ryzen can
calculate four 128-bit floating point vectors per clock cycle, or two 256-bit vectors.
The high throughput places a higher burden on programmers and compilers to utilize the
increased instruction level parallelism in single threaded applications. The core throughput
is so high that it makes good sense to run two threads per core, unlike some other
processors with less core throughput which are likely to see a serious performance drop
due to the two threads competing for the limited resources.
The new μop cache is an important improvement which removes the bottleneck of
instruction fetching and decoding in most of the critical loops.
The large caches at all levels is a particularly important improvement. But the cache
bandwidth is limited to 32 bytes per clock which is less than the best competing Intel
processors.-------------
For many years, the RISC philosophy has been considered the best way to high
performance. The Intel Core microarchitecture as well as the AMD design indicates a new
trend away from RISC and back to the CISC principle. The RISC-like design of the P4 with
its very long pipeline and long execution latencies was not convincing, and the trace cache
appears to have been inefficient. The advantages of going back to CISC design are
threefold:
1. The compact CISC code gives better utilization of the limited code cache area.
2. Fewer μops per instruction gives higher bandwidth in the pipeline.
3. Fewer μops per instruction gives lower power consumption.
The main disadvantage of a CISC design is that instruction decoding becomes a bottleneck.
The AMD processor has a higher decoding bandwidth than the Intel design because of the
technique of storing instruction boundaries in the code cache. The Intel design is still limited
to a decoding rate of 16 bytes of code per clock cycle, which is insufficient in many cases.-------------
"There is a remarkable convergence between the Intel and AMD microarchitectures thanks
to a patent sharing agreement between the two companies. Intel's stack engine and the
mechanism for predicting indirect branches have been copied by AMD. We can also expect
Intel to some day match AMD's 32-bytes instruction fetch rateThere is unfortunately not always convergence on the instruction set extensions. Intel's
SSE4.1 and SSE4.2 instruction sets are very different from AMD's SSE4.A and XOP
(formerly known as SSE5), and the intersection between these two sets is quite small. Intel
has never copied AMD's 3DNow instruction set which is now obsolete, but they have copied
the successful x64 extension from AMD and a few other instructions. AMD has traditionally
copied all Intel instructions, but sometimes with a lag of several years. Fortunately, AMD
has revised their proposed SSE5 instruction set to make it compatible with the AVX coding
scheme (as I have previously argued that it would be wise of them to do). The latest AMD
processors now support Intel's AVX2 instruction set, including the 256-bit YMM vector
registers. It may take several years before AMD supports AVX512.
"
Új hozzászólás Aktív témák
- Kompatibilis lett az Android Quick Share és az Apple AirDrop
- exHWSW - Értünk mindenhez IS
- Battlefield 6
- DUNE médialejátszók topicja
- Kerékpárosok, bringások ide!
- Menekül a HEVC licencdíja elől a HP és a Dell
- AMD Ryzen 9 / 7 / 5 9***(X) "Zen 5" (AM5)
- Fujifilm X
- Jövedelem
- Posta, csomagküldés
- További aktív témák...
- ÁRGARANCIA! Épített KomPhone i5 12400F 16/32/64GB RAM RTX 5060 8GB GAMER PC termékbeszámítással
- BESZÁMÍTÁS! LENOVO LOQ 15IRX9 notebook - i5 13450HX 32GB DDR5 512GB SSD nVidia RTX 4050 6GB WIN11
- ÁRGARANCIA!Épített KomPhone i9 14900KF 32/64GB DDR5 RAM RX 9070 XT 16GB GAMER PC termékbeszámítással
- GYÖNYÖRŰ iPhone 13 mini 128GB Starlight -1 ÉV GARANCIA - Kártyafüggetlen, MS4055, 100% Akkumulátor
- HIBÁTLAN iPhone 13 256GB Pink -1 ÉV GARANCIA - Kártyafüggetlen, MS3734
Állásajánlatok
Cég: Laptopműhely Bt.
Város: Budapest
Cég: ATW Internet Kft.
Város: Budapest


